首页 | 本学科首页   官方微博 | 高级检索  
   检索      

基于边界扫描技术的板级测试性优化设计
引用本文:陈星,吕晓明,刘晓芹.基于边界扫描技术的板级测试性优化设计[J].军械工程学院学报,2010,22(4):63-65,75.
作者姓名:陈星  吕晓明  刘晓芹
作者单位:军械工程学院军械技术研究所,河北石家庄050000
摘    要:介绍了边界扫描技术的基本原理,论述了板级电路测试性设计的思想,提出一种基于二进制粒子群算法的板级电路测试性设计最小化优化方法。实验结果表明,该算法在优化效果、运算时间上均获得了较好的结果。

关 键 词:边界扫描  测试性设计  测试性改善  设计复杂性  二进制粒子群优化

Optimizing Design of Board Level for Testability Based on Boundary Scan Technique
CHEN Xing,LV Xiao-ming,LIU Xiao-qin.Optimizing Design of Board Level for Testability Based on Boundary Scan Technique[J].Journal of Ordnance Engineering College,2010,22(4):63-65,75.
Authors:CHEN Xing  LV Xiao-ming  LIU Xiao-qin
Institution:(Ordnance Technological Research Institute, Ordnance Engineering College, Shijiazhuang 050000, China)
Abstract:This paper expatiates the principle of BST and discusses the theory of board level-DFT. As the experiment shows, this algorithm can get better results on optimizing effectiveness and run-time. It proves that this algorithm can be applied in optimization of board level design for testability, and it is helpful for improving the circuit testability.
Keywords:boundary scan  design for testability  testability improvement  design complexity  BPSO
本文献已被 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号