首页 | 本学科首页   官方微博 | 高级检索  
   检索      

可变速率调制器研究及其FPGA实现
引用本文:翟海涛,郄志鹏,张尔扬.可变速率调制器研究及其FPGA实现[J].国防科技大学学报,2014,36(2):124-128.
作者姓名:翟海涛  郄志鹏  张尔扬
作者单位:国防科技大学电子科学与工程学院
基金项目:863项目(2011AA7011007)和青年科学基金项目(61201166)
摘    要:提出了一种变速率调制系统的设计方法。基于现场可编程门阵列(FPGA),在硬件系统中实现了新方法。所设计的系统能够处理(13.5~300)Mbps连续变化的比特速率。通过将整个可变速率范围分成若干小段,分别经过不同倍数的采样滤波,保证了所有符号速率对应的数据能够被调制到数模转换芯片(DAC)处理范围内。给出了系统整体设计结构,分析了硬件实现时的难点,论述了并行采样滤波与并行载波生成等设计方法。硬件实现结果表明,所提出的设计方法能够实现对较宽范围内连续可变速率信号的调制。系统的易扩展性也保证了所设计结构能够处理更宽的变速率范围。

关 键 词:变速率  调制器  比特速率  并行滤波  现场可编程门阵列  数模转换芯片
收稿时间:8/6/2013 12:00:00 AM

Research on variable rate modulator and its implementation on FPGA
ZHAI Haitao,XI Zhipeng,ZHANG Eryang.Research on variable rate modulator and its implementation on FPGA[J].Journal of National University of Defense Technology,2014,36(2):124-128.
Authors:ZHAI Haitao  XI Zhipeng  ZHANG Eryang
Institution:College of Electronic Science and Engineering, National University of Defense Technology, Changsha 410073, China;College of Electronic Science and Engineering, National University of Defense Technology, Changsha 410073, China;College of Electronic Science and Engineering, National University of Defense Technology, Changsha 410073, China
Abstract:A variable modulator scheme is presented. The hardware system adopting the proposed approach is accomplished based on field programmable gate array (FPGA). The proposed system could deal with signals with bit rate even varying from 13.5~300Mbps continuously. By spliting the whole rate range into several small parts and filtering the input data with different interpolation times, the correctness of transfering all rate into the dealing range of digital analog convert (DAC) is ensured. The architecture of system is devised and the difficulties in hardware realization are analysed. The ways to solving the pivotal problem are particularly indicated. Realization on FPGA demonstrates the good performance of the proposed idea. The expansibility of system makes it easy to be applied in more wider rate bound.
Keywords:variable rate  modulator  bit rate  parallel filtering  FPGA  DAC
本文献已被 CNKI 等数据库收录!
点击此处可从《国防科技大学学报》浏览原始摘要信息
点击此处可从《国防科技大学学报》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号